- Base64-v2.3.1 Encodes and decodes to and from Base64 notation
- TechSAT_TUT-AFDX-EN The purpose of this tutorial is to give a description of the Avionics Full Duplex Switched Ethernet (AFDX® ) which is a communication standard for an Aircraft Data Network (ADN). The description will provide the reader with an overview of the fundamentals of the AFDX network architecture
- OS4 四种页式管理效率比较
- LL1_java 这是一个用java实现的编译原理中的ll1语法分析演示系统
- ccfxbiup GPS和INS组合导航程序
- 传智播客CRM源代码 本代码是2013年 传智博客项目教学crm源代码(This code is 2013 Chuan Zhi blog project teaching CRM source code)
文件名称:CLK_DIV
-
所属分类:
- 标签属性:
- 上传时间:2012-11-16
-
文件大小:745byte
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
verilog HDL写的时钟通用计数分频程序,设置系统时钟,并根据目标时钟,设置分频系数即可得到目标时钟。已实际测试可用。-verilog HDL write clock common procedures for the count and divide, set the system clock, and the root
According to the target clock, set the frequency division factor can get the target clock. Have been actual tested
According to the target clock, set the frequency division factor can get the target clock. Have been actual tested
(系统自动生成,下载前可以参看下载内容)
下载文件列表
CLK_DIV.v
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.