- bird_B lsdyna bird strike model
- shidu 基于单片机对湿度的测量 AD转换用串口调试助手显示湿度
- rayBoxIntersection README: Ray/box intersection using Smits algorithm (1999) The zip file includes one example of intersection. Author: Jes√∫s Mena References: [1] "Efficiency issues for ray tracing". B. Smits. Journal of Graphics Tools
- Baum_Welch-algorithm 用Baum
- LED(STM32F207-201205) 利用神舟王开发板STM32F207芯片
- R-Grey-prediction 目前使用最广泛的灰色预测模型就是关于数列预测的一个变量
文件名称:VDMA
-
所属分类:
- 标签属性:
- 上传时间:2016-12-24
-
文件大小:296.6kb
-
已下载:1次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
zynq7000平台上的vdma应用实例,适用于PL部分到 PS部分的高速图像传输。-vdma example on zynq7000, which is very useful to image communications between PL and PS
(系统自动生成,下载前可以参看下载内容)
下载文件列表
VDMA/VDMA.cache/wt/java_command_handlers.wdf
VDMA/VDMA.cache/wt/project.wpc
VDMA/VDMA.cache/wt/webtalk_pa.xml
VDMA/VDMA.hw/VDMA.lpr
VDMA/VDMA.hw/webtalk/.xsim_webtallk.info
VDMA/VDMA.hw/webtalk/labtool_webtalk.log
VDMA/VDMA.hw/webtalk/usage_statistics_ext_labtool.html
VDMA/VDMA.hw/webtalk/usage_statistics_ext_labtool.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/design_1.bd
VDMA/VDMA.srcs/sources_1/bd/design_1/design_1.bxml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_mem_intercon_0/design_1_axi_mem_intercon_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_mem_intercon_0/design_1_axi_mem_intercon_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_vdma_0_0/design_1_axi_vdma_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_vdma_0_0/design_1_axi_vdma_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_0_0/design_1_ila_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_0_0/design_1_ila_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_1_0/design_1_ila_1_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_1_0/design_1_ila_1_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_0/design_1_processing_system7_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_0/design_1_processing_system7_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_axi_periph_0/design_1_processing_system7_0_axi_periph_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_axi_periph_0/design_1_processing_system7_0_axi_periph_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_rst_processing_system7_0_50M_0/design_1_rst_processing_system7_0_50M_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_rst_processing_system7_0_50M_0/design_1_rst_processing_system7_0_50M_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_v_tpg_0_0/design_1_v_tpg_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_v_tpg_0_0/design_1_v_tpg_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_0/design_1_xbar_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_0/design_1_xbar_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_1/design_1_xbar_1.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_1/design_1_xbar_1.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ui/bd_1f5defd0.ui
VDMA/VDMA.xpr
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_mem_intercon_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_vdma_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_1_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_axi_periph_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_rst_processing_system7_0_50M_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_v_tpg_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_1
VDMA/VDMA.srcs/sources_1/bd/design_1/ip
VDMA/VDMA.srcs/sources_1/bd/design_1/ui
VDMA/VDMA.srcs/sources_1/bd/design_1
VDMA/VDMA.cache/compile_simlib/activehdl
VDMA/VDMA.cache/compile_simlib/ies
VDMA/VDMA.cache/compile_simlib/modelsim
VDMA/VDMA.cache/compile_simlib/questa
VDMA/VDMA.cache/compile_simlib/riviera
VDMA/VDMA.cache/compile_simlib/vcs
VDMA/VDMA.srcs/sources_1/bd
VDMA/VDMA.cache/compile_simlib
VDMA/VDMA.cache/wt
VDMA/VDMA.hw/webtalk
VDMA/VDMA.ip_user_files/ipstatic
VDMA/VDMA.srcs/sources_1
VDMA/VDMA.cache
VDMA/VDMA.hw
VDMA/VDMA.ip_user_files
VDMA/VDMA.sim
VDMA/VDMA.srcs
VDMA
VDMA/VDMA.cache/wt/project.wpc
VDMA/VDMA.cache/wt/webtalk_pa.xml
VDMA/VDMA.hw/VDMA.lpr
VDMA/VDMA.hw/webtalk/.xsim_webtallk.info
VDMA/VDMA.hw/webtalk/labtool_webtalk.log
VDMA/VDMA.hw/webtalk/usage_statistics_ext_labtool.html
VDMA/VDMA.hw/webtalk/usage_statistics_ext_labtool.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/design_1.bd
VDMA/VDMA.srcs/sources_1/bd/design_1/design_1.bxml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_mem_intercon_0/design_1_axi_mem_intercon_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_mem_intercon_0/design_1_axi_mem_intercon_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_vdma_0_0/design_1_axi_vdma_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_vdma_0_0/design_1_axi_vdma_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_0_0/design_1_ila_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_0_0/design_1_ila_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_1_0/design_1_ila_1_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_1_0/design_1_ila_1_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_0/design_1_processing_system7_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_0/design_1_processing_system7_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_axi_periph_0/design_1_processing_system7_0_axi_periph_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_axi_periph_0/design_1_processing_system7_0_axi_periph_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_rst_processing_system7_0_50M_0/design_1_rst_processing_system7_0_50M_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_rst_processing_system7_0_50M_0/design_1_rst_processing_system7_0_50M_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_v_tpg_0_0/design_1_v_tpg_0_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_v_tpg_0_0/design_1_v_tpg_0_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_0/design_1_xbar_0.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_0/design_1_xbar_0.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_1/design_1_xbar_1.xci
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_1/design_1_xbar_1.xml
VDMA/VDMA.srcs/sources_1/bd/design_1/ui/bd_1f5defd0.ui
VDMA/VDMA.xpr
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_mem_intercon_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_axi_vdma_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_ila_1_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_processing_system7_0_axi_periph_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_rst_processing_system7_0_50M_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_v_tpg_0_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_0
VDMA/VDMA.srcs/sources_1/bd/design_1/ip/design_1_xbar_1
VDMA/VDMA.srcs/sources_1/bd/design_1/ip
VDMA/VDMA.srcs/sources_1/bd/design_1/ui
VDMA/VDMA.srcs/sources_1/bd/design_1
VDMA/VDMA.cache/compile_simlib/activehdl
VDMA/VDMA.cache/compile_simlib/ies
VDMA/VDMA.cache/compile_simlib/modelsim
VDMA/VDMA.cache/compile_simlib/questa
VDMA/VDMA.cache/compile_simlib/riviera
VDMA/VDMA.cache/compile_simlib/vcs
VDMA/VDMA.srcs/sources_1/bd
VDMA/VDMA.cache/compile_simlib
VDMA/VDMA.cache/wt
VDMA/VDMA.hw/webtalk
VDMA/VDMA.ip_user_files/ipstatic
VDMA/VDMA.srcs/sources_1
VDMA/VDMA.cache
VDMA/VDMA.hw
VDMA/VDMA.ip_user_files
VDMA/VDMA.sim
VDMA/VDMA.srcs
VDMA
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.